

# Applying Analog Techniques in Digital CMOS Buffers to Improve Speed and Noise Immunity

RADU M. SECAREANU AND EBY G. FRIEDMAN

Department of Electrical and Computer Engineering, University of Rochester, Rochester, NY 14627-0231 E-mail: radums@ece.rochester.edu; friedman@ece.rochester.edu

**Abstract.** A digital CMOS buffer circuit with a voltage transfer characteristic (VTC) with low threshold voltage detection, hysteresis, and high noise immunity is presented. The circuit is capable of restoring slow transition times and distorted input signals with a minimum delay penalty, offering at the same time high noise immunity to glitches induced either through capacitive coupling or from the power supply lines. The high noise immunity of the proposed buffer circuit is achieved using differential mode rejection and a differential redundant circuit architecture.

Key Words: CMOS buffers, digital circuits, noise immunity

### I. Introduction

A digital CMOS buffer with hysteresis and which uses differential signaling is introduced in this paper. Certain concepts from the HDR buffer [1], for which a circuit schematic is shown in Fig. 1, are used within this new circuit structure. The advantages offered by the HDR buffer, such as low switching threshold voltages, hysteresis, and small input-to-output delay [1], can be used to improve the speed of an RC line as in repeater insertion [1-3], and/or restore slow transitioning signals with a minimal delay penalty. These advantages are partially offset by the circuit being more sensitive to noise. Consider the following example with reference to Fig. 1. A noise spike is induced through capacitive coupling into the input line which is normally at a low state, producing a parasitic input voltage. Assume the switching threshold voltages for an HDR buffer, an inverter, and a Schmitt trigger for a low-to-high input transition  $(V_{M+})$  are 1.5 volts, 3 volts, and 4 volts, respectively. For a high-to-low input transition  $(V_{M-})$ , these switching threshold voltages are 3.5 volts, 2 volts, and 1 volt, respectively. If the amplitude of the noise spike is at least equal to  $V_{M+}$  and is of sufficient duration, the HDR buffer will transmit the parasitic signal to the output, creating a malfunction. Note that the HDR buffer has the least noise immunity of the three circuit types. A similar effect may be encountered due to noise spikes induced on the power supply lines because of parasitic effects such as simultaneous switching noise (SSN). The two noise problems are particularly important when driving interconnect lines, since capacitive coupling in interconnect lines and ground bounce due to high current buffers are highly probable events.

The buffer circuit proposed here, called HDRN (HDR buffer with improved *N*oise), eliminates these noise problems by improving the noise immunity without degrading the benefits of the HDR buffer [1]. A detailed description of the operation of the proposed buffer circuit, as well as some sizing considerations and tradeoffs, are presented in Section II. A summary of the HDRN performance is offered in Section III. Finally, some conclusions are presented in Section IV.

#### II. Operation of the HDRN Circuit

The principal objective of the HDRN buffer circuit is to eliminate the noise sensitivity of the HDR buffer while maintaining the advantages of the HDR buffer. Accordingly, the HDRN buffer must tolerate noise which may be induced from two principal ways: capacitive coupling induced noise and noise induced from the power supply lines. A buffer circuit structure similar to a differential analog amplifier circuit is employed to achieve these objectives. However, while in a differential analog amplifier, the common mode signal (or noise) is rejected, in the HDRN circuit, the differential signal is rejected. The proposed circuit generates the output signal when the two inputs, that drive two similar

#### 276 Secareanu and Friedman



Fig. 1. Transistor level schematic of a three stage HDR circuit.

sections of the circuit, are similar. The circuit may also be interpreted as using a redundant architecture. To produce a parasitic output transition in this differential signaling scheme through capacitive coupling, a noise spike must be induced simultaneously into the two input lines,  $V_{in+}$  and  $V_{in-}$ , a highly unlikely situation. This situation may also be avoided by routing the noisy lines such that the noise is unequally induced into the two input lines. To eliminate the noise induced from the power supply line, one section of the circuit operates with the system ground line, while the second section operates with a quiet ground line used only for these buffer circuits and other quiet blocks in the system. To produce a parasitic output transition from the power supply lines, a noise spike must be present simultaneously on both ground lines, also a highly unlikely situation. Strategies to further minimize the noise on the quiet ground line exist, minimizing the common mode signal for the two sections of the circuit, thereby reducing the probability of producing a parasitic output transition. The differential redundant architecture together with the use of two separate ground lines minimize both the probability of inducing a parasitic transition due to capacitive coupling noise as well as from the power supply lines.

A circuit schematic of the HDRN buffer is shown in Fig. 2. The circuit has a differential input and a differential output. To describe the proper use of the proposed circuit, consider a repeater application [1], as shown in Fig. 3. The  $V_{in+}$  and  $V_{in-}$  nodes are the most sensitive nodes within the HDRN circuit since the input signal transitions are detected with low threshold voltages. Two identical signals drive the  $V_{in+}$  and  $V_{in-}$  nodes of the HDRN buffer. For example, if the output of the final logic block before the *RC* line is a NAND gate, two similar NAND gates with the same inputs are used to generate the  $V_{in+}$  and  $V_{in-}$  inputs, as shown in Fig. 3. If the output of one NAND gate is used for both the  $V_{in+}$  and  $V_{in-}$  signals, a noise induced at this output affects  $V_{in+}$  and  $V_{in-}$  equally. Accordingly, the circuit must



Fig. 2. Circuit schematic of the proposed HDRN circuit.



Fig. 3. HDRN buffers used as repeaters on an RC line.

### 278 Secareanu and Friedman

separate the  $V_{in+}$  and  $V_{in-}$  nodes to minimize the common mode signal on the two inputs, insuring the high noise immunity of the HDRN circuit. Another important aspect of the circuit is that in order to separate  $V_{in+}$ and  $V_{in-}$  for all of the HDRN buffers along an RC line (see Fig. 3), each HDRN buffer should have two independent outputs (as shown in Fig. 2). Each of the  $V_{out+}$ and  $V_{out-}$  outputs drive similar RC lines connected to the  $V_{in+}$  and  $V_{in-}$  inputs of the following HDRN buffer. The final HDRN buffer has only the "-section," since the logic block that is connected at the output of the RC line requires a normal, non-differential input. Note the ground connectivity in Figs. 2 and 3 which insures that only the noise that is present equally on both ground lines affects the output of the buffer. Note also that to obtain the optimal delay of the total RC line using HDRN buffers as shown in Fig. 3, the routing of the two RC line segments must be similar, thereby introducing a similar delay. The same principle is valid when designing the general inputs of the HDRN repeater system, such as the two NAND gates shown in Fig. 3.

The noise sensitivity of the HDRN circuit is difficult to quantify, since any noise must be simultaneously induced on two signal lines through capacitive coupling or on the two ground lines through effects such as SSN in order to produce a parasitic transition at the output of the HDRN circuit. Therefore, a parasitic transition may never be induced. Note, however, that two similar lines are driven by the two outputs of the buffer. Accordingly, the power dissipation of the circuit is practically double as compared to driving the line with HDR buffers.

The HDRN circuit shown in Fig. 2 includes two HDR buffers with a reduced load at the insertion points [1]. Similarly, any version of two HDR buffers [1] can be used to create an HDRN circuit. The transistor sizes are similar to an HDR circuit. The additional hardware of an HDRN circuit (the two additional gates) may also be used to provide signal amplification. The two additional gates may be incorporated into the input stages of the two HDR buffers.

## III. Simulation Results and Performance Comparison

Circuit simulations based on Cadence-Spectre and a 1.2  $\mu$ m CMOS technology are described in this section. For sizing strategies as discussed in [1], the performance of the HDRN circuits when the NAND and NOR gates provide no amplification is listed in Ta-

*Table 1.* Performance comparison of different HDRN circuits with different transistor sizes.

| No. | Q1–Q2/<br>Q3–Q4<br>(µm) | $V_{M+}/V_{M-}$ (V) | Q5/Q6<br>(µm) | Final<br>Stage<br>(µm) | Buffer<br>Delay<br>(ns) |
|-----|-------------------------|---------------------|---------------|------------------------|-------------------------|
| 1   | 128/384                 | 1.3/3.7             | 75/75         | 220/650                | 0.35                    |
| 2   | 128/384                 | 1.6/3.3             | 520/520       | 1700/5100              | 0.36                    |
| 3   | 128/384                 | 1.2/3.8             | 15/15         | 50/150                 | 0.60                    |
| 4   | 54/162                  | 1.3/3.7             | 15/40         | 220/650                | 0.50                    |
| 5   | 16/46                   | 1.7/3.2             | 15/40         | 220/650                | 0.52                    |
| 6   | 54/162                  | 1.3/3.7             | 42/110        | 650/1900               | 0.58                    |
| 7   | 16/46                   | 1.7/3.2             | 42/110        | 650/1900               | 0.62                    |

ble 1 as cases 1 to 5. Cases 1, 2, and 3 of Table 1 refer to Fig. 1, while cases 4 and 5 refer to an HDR buffer with reduced load at the insertion points [1]. Cases 6 and 7 of Table 1 refer to the HDRN buffer shown in Fig. 2 when sized such that the two gates provide amplification (assuming a tapering factor of e = 2.7). Note the available larger width of the final stage which can be used to drive large capacitive loads. As discussed in Section II, to produce a parasitic transition at any of the outputs of the HDRN circuit, a noise signal must be simultaneously present on both of the inputs,  $V_{in+}$ and  $V_{in-}$ , or on both of the system and quiet grounds, both of which are highly unlikely events. Therefore, a parasitic transition may never be induced.

## IV. Conclusions

A circuit is proposed that exhibits high noise immunity and exploits advantages such as a VTC featuring low threshold voltages, hysteresis, and small input-tooutput delay. The noise threshold of this circuit has no practical limit due to the differential redundant circuit architecture and the use of two different ground lines. Transistor sizing considerations and design tradeoffs are also discussed, while the performance of different versions of the HDRN buffer are briefly outlined.

#### Acknowledgment

This research was supported in part by the National Science Foundation under Grant No. MIP-9610108, the Semiconductor Research Corporation under Contract No. 99-TJ-687, a grant from the New York State Science and Technology Foundation to the Center for Advanced Technology—Electronic Imaging Systems, and by grants from the Xerox Corporation, IBM Corporation, Intel Corporation, Lucent Technologies Corporation, and Eastman Kodak Company.

### References

1. Secareanu, R. M., Adler, V., and Friedman, E. G., "Exploiting hysteresis in a CMOS buffer," in *Proceedings of the IEEE Interna*-

tional Conference on Electronics, Circuits, and Systems, pp. 205–208, September 1999.

- Adler, V. and Friedman, E. G., "Repeater design to reduce delay and power in resistive interconnect." *IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing* CAS II-45(5), May 1998.
- Adler, V. and Friedman, E. G., "Repeater insertion to reduce delay and power in *RC* tree structures," in *Proceedings of the Asilomar Conference on Signals, Systems, and Computers*, pp. 749–752, November 1997.