# VTEAM: A General Model for Voltage-Controlled Memristors

Shahar Kvatinsky, *Member, IEEE*, Misbah Ramadan, Eby G. Friedman, *Fellow, IEEE*, and Avinoam Kolodny, *Senior Member, IEEE* 

Abstract—Memristors are novel electrical devices used for a variety of applications, including memory, logic circuits, and neuromorphic systems. Memristive technologies are attractive due to their nonvolatility, scalability, and compatibility with CMOS. Numerous physical experiments have shown the existence of a threshold voltage in some physical memristors. Additionally, as shown in this brief, some applications require voltage-controlled memristors to operate properly. In this brief, a Voltage ThrEshold Adaptive Memristor (VTEAM) model is proposed to describe the behavior of voltage-controlled memristors. The VTEAM model extends the previously proposed ThrEshold Adaptive Memristor (TEAM) model, which describes current-controlled memristors. The VTEAM model has similar advantages as the TEAM model, i.e., it is simple, general, and flexible, and can characterize different voltage-controlled memristors. The VTEAM model is accurate (below 1.5% in terms of the relative root-mean-square error) and computationally efficient as compared with existing memristor models and experimental results describing different memristive technologies.

Index Terms—MATLAB, memristive systems, memristor, resistive random access memory (ReRAM), resistive switching, SPICE.

# I. INTRODUCTION

**M** EMRISTORS are passive two-port elements with a variable resistance. For ideal memristors, as originally suggested by Chua in 1971 [1], the resistance directly depends on the charge passing through a device or, alternatively, on the integral over time of the applied voltage across a device (i.e., the flux). Memristive devices, which are originally defined by Chua and Kang [2], are an extension of the memristor definition, where the resistance depends on a state variable (or a set of state variables). Although discussions exist in literature

Manuscript received November 13, 2015; revised February 26, 2015 and March 8, 2015; accepted March 20, 2015. Date of publication May 20, 2015; date of current version July 24, 2015. This work was supported in part by the Hasso Plattner Institute, by the Advanced Circuit Research Center of the Technion Israel Institute of Technology, by the Intel Collaborative Research Institute for Computational Intelligence, by the Binational Science Foundation under Grant 2012139, and by the Viterbi Fellowship. This brief was recommended by Associate Editor E. Tlelo-Cuautle.

S. Kvatinsky is with the Department of Computer Science, School of Engineering, Stanford University, Stanford, CA 94305 USA (e-mail: shahark@ stanfod.edu).

M. Ramadan and A. Kolodny are with the Department of Electrical Engineering, Technion Israel Institute of Technology, Haifa 32000, Israel (e-mail: misba7.90@gmail.com; kolodny@ee.technion.ac.il).

E. G. Friedman is with the Department of Electrical Engineering and Computer Engineering, School of Engineering and Applied Sciences, University of Rochester, Rochester, NY 14627 USA (e-mail: friedman@ece.rochester.edu).

Color versions of one or more of the figures in this brief are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TCSII.2015.2433536

concerning the specific definition of memristors [3]–[5], in this brief, the term "memristor" is used to describe both ideal memristors and memristive devices. Emerging nonvolatile memory technologies (e.g., resistive RAM, phase-change memory, and spin-transfer torque magnetoresistance RAM) are considered memristors [4]. Memristors can be also used for other attractive applications, such as logic circuits [24] and neuromorphic systems.

Numerous memristor models have been proposed. Some of the models do not exhibit a threshold [6]–[8]; hence, the resistance of a device changes for any applied voltage (or current). Recently, the ThrEshold Adaptive Memristor (TEAM) model [9] has become widely used due to its simplicity, generality, accuracy, and low computational complexity. The TEAM model relies on a threshold current, where the resistance only changes for currents above a certain level. The experimental data of some memristive devices show, however, the existence of a threshold voltage rather than a threshold current. Furthermore, certain memory and logic applications require memristors with a threshold voltage to operate properly.

Hence, a memristor model with the advantages of the TEAM model (i.e., general, simple, and sufficiently accurate) and exhibiting a threshold voltage is desirable. In this brief, a Voltage TEAM (VTEAM) model, which is a novel memristor model that satisfies these requirements, is presented. The VTEAM model has sufficient accuracy (below 1.5% in terms of the relative RMS error) as compared with existing memristor models and the experimental results of different memristive technologies.

The rest of this brief is organized as follows. The motivation for a threshold voltage and the applicability to various circuits are demonstrated in Section II. In Section III, the VTEAM model is described. A comparison between the VTEAM and previously proposed models and experimental results is presented in Section IV. This brief is summarized in Section V.

# II. MOTIVATION FOR THRESHOLD VOLTAGE

Kvatinsky *et al.* previously proposed the TEAM model [9], which is inspired by the Simmons tunnel barrier model [8]. The TEAM model is based on a threshold current. The resistance of a memristor does not change for currents below a certain threshold current. Experiments on several types of memristive devices, however, have shown the existence of a threshold voltage (e.g., see [6], [18], and [23]), as illustrated in Fig. 1 for different memristors. Furthermore, a memristor with a threshold voltage is more appropriate than a threshold current for certain logic and memory applications, as demonstrated in Section II-A and B for memory and logic, respectively.

1549-7747 © 2015 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



Fig. 1. Current–voltage characteristics of memristors exhibiting a threshold voltage. (a)  $Pt-TiO_2-Pt$  memristor [6]. (b) Ag–a-LSMO–Pt memristor [23]. (c) Ferroelectric memristor [18].



Fig. 2. Illustration of a 3 × 3 memristive crossbar. (a) General write procedure. When the applied voltage  $V_W$  is  $V_{rst}$  or  $V_{set}$ , resistance  $R^*$  switches to  $R_{OFF}$  or  $R_{ON}$ , respectively. (b) Crossbar with memristors with a threshold current. Applying a constant voltage  $V_{rst}$  switches  $R^*$  to  $R_{OFF}$ . The magnitude of current  $I_{rst}$  decreases when resistance  $R^*$  increases, delaying the transition. Additionally, increasing  $V_{rst}$  may cause a partial OFF switching event in the sneak path resistances. (c) Crossbar with memristors with a threshold voltage. The applied voltage  $|V_{rst}| > |V_{th}|$  is constant across  $R^*$  during switching to  $R_{OFF}$ .

## A. Motivation for Threshold Voltage for Memory

A memristive crossbar is a common memristive memory structure [10]. In a crossbar, as shown in Fig. 2, a write operation is performed by applying a voltage  $V_{set}$  or  $V_{rst}$  on a selected cell within the crossbar array to write logical one (i.e., low resistance  $R_{ON}$ ) and logical zero (i.e., high resistance  $R_{OFF}$ ), respectively. To write logical zero to a memristor with a threshold current  $I_{th}$ , the current of the memristor I(t) must be above the threshold current, i.e.,

$$I(t) = \left| \frac{V_{rst}}{R(t)} \right| > |I_{th}| \tag{1}$$



Fig. 3. Schematic of the MAGIC NOR gate. (a) Two input memristors IN1 and IN2, and output memristor OUT. The logical operation is achieved by applying a voltage  $V_0$ . (b) MAGIC NOR gate illustrating the operation with inputs of IN1 = '1' and IN2 = '0'. (c) NOR truth table.

where R(t) is the resistance of the memristor. During the write operation, R(t) increases, and the current passing through the cell I(t) decreases. The smaller current slows the writing speed. Additionally, for an insufficient write voltage  $V_{rst}$ , both performance and reliability issues can occur if (1) is not satisfied. To avoid these issues, higher currents are required, increasing the applied voltage  $V_{rst}$ .

High voltages, however, increase power and may lead to a destructive write operation in neighboring cells. For example, in Fig. 2(b), when  $|V_{rst}| > |3 \cdot I_{th} \cdot R_{ON}|$  and  $R^{(1)} = R^{(2)} = R^{(3)} = R_{ON}$ ,  $|I_{SP}| = (|V_{rst}|/3R_{ON}) > |I_{th}|$  and resistances  $R^{(1)}$  and  $R^{(3)}$  switch to  $R_{OFF}$ , creating an undesired partial OFF switching event in some of the neighboring memristors. For memristors with a threshold voltage, however, no performance and reliability issues exist since the applied voltage across each memristor is fixed and since the OFF switching procedure is not affected by the variable resistance, as illustrated in Fig. 2(c).

## B. Motivation for Threshold Voltage in Logic Applications

Another example of a memristive circuit that requires a threshold voltage is the memristor-aided logic (MAGIC) NOR gate [11]. A schematic of the MAGIC NOR gate is shown in Fig. 3. In the MAGIC NOR gate, the inputs of the logic gate are the initial resistance of the input memristors (i.e., memristors IN1 and IN2 in Fig. 3), whereas the output memristor (i.e., memristor OUT in Fig. 3) is initialized to logical one (a resistance of  $R_{\rm ON}$ ). The execution of the MAGIC NOR gate is achieved by applying a fixed voltage  $V_0$  to the input memristors. The output of the MAGIC NOR gate is the logical state of the output memristor after the execution, which depends on the current passing through the device or, alternatively, the voltage across the device. The current passing through the output memristor depends on the total resistance of the circuit and consists of the sum of the resistance of the two input memristors connected in parallel and the output memristor.

For a correct logical behavior, the resistance of the output memristor does not change when both inputs are logical zero (i.e., the resistance of the circuit is 1.5  $R_{OFF}$ ), and it changes for any other input set [as shown in Fig. 3(c)]. Specifically, when one input of the gate is logical zero (a resistance of  $R_{OFF}$ )

and the other input is logical one ( $R_{\rm ON}$ , where  $R_{\rm OFF} \gg R_{\rm ON}$ ), the resistance of the output memristor changes when switching from  $R_{\rm ON}$  to  $R_{\rm OFF}$ . Assume a memristor with current thresholds of  $|i_{\rm ON}| = i_{\rm OFF} = 20 \ \mu \text{A}$  and circuit parameters of  $R_{\rm ON} = 1 \ \text{k}\Omega$ ,  $R_{\rm OFF} = 100 \ \text{k}\Omega$ , and  $V_0 = 1 \ \text{V}$ . The current passing through the output memristor is

$$I_{\rm OUT}(t) = \frac{V_0}{(R_{\rm ON} \| R_{\rm OFF}) + R_{\rm OUT}(t)} \approx \frac{V_0}{R_{\rm ON} + R_{\rm OUT}(t)} \ge I_{\rm th}$$
(2)

where  $R_{\rm OUT}(t)$  is the resistance of the output memristor, which increases from the initial value of  $R_{\rm ON}$ . The current is reduced until a current threshold is exceeded and remains constant, as illustrated in Fig. 3(b). For this numerical example,  $R_{\rm OUT} = 49 \text{ k}\Omega < (R_{\rm OFF}/2)$ , which is considered logical one, producing an incorrect output.

For a memristor with a threshold voltage, however, full switching to  $R_{\text{OFF}}$  is achieved.  $V_{\text{OUT}}$ , i.e., the voltage at the output memristor, as shown in Fig. 3, is

$$V_{\text{OUT}}(t) = V_0 \cdot \frac{R_{\text{OUT}}(t)}{R_{\text{OUT}}(t) + (R_{\text{ON}} || R_{\text{OFF}})}$$
$$\approx V_0 \cdot \frac{R_{\text{OUT}}(t)}{R_{\text{OUT}}(t) + R_{\text{ON}}}.$$
(3)

For a proper operation (i.e., switching to logical zero), the applied voltage  $V_0$  must exceed the threshold voltage during the entire operation. From (3),  $V_{OUT}$  increases as  $R_{OUT}$  increases; hence, a complete switch to  $R_{OFF}$  is achieved for memristors with a threshold voltage. A proper MAGIC operation with the proposed memristor model was presented in [11].

## III. VTEAM

The VTEAM model is described in this section. Similar to the predecessor model (the TEAM model [9]), the VTEAM model is based on an expression of the derivative of an internal state variable. The VTEAM model combines the advantages of the TEAM model (i.e., simple, general, accurate, and designer friendly) with a threshold voltage rather than a threshold current. The current–voltage relationship of the VTEAM model is undefined and can be freely chosen from any current–voltage characteristics. Several examples of possible current–voltage relationships are described in this section. Generally, a voltagecontrolled time-invariant memristive device [2] is represented by

$$\frac{dw}{dt} = f(w, v) \tag{4}$$

$$i(t) = G(w, v) \cdot v(t) \tag{5}$$

where w is an internal state variable, v(t) is the voltage across the memristive device, i(t) is the current passing through the memristive device, G(w, v) is the device conductance, and t is time. Note that f(w, v) is a general function of the derivative of state variable w. Specifically, these expressions allow the existence of a threshold voltage.

Analogous to the derivative of the state variable in the TEAM model, the derivative of the state variable [the realization of (4)] in the VTEAM model is

$$dw(t) \qquad \left(k_{\text{off}} \cdot \left(\frac{v(t)}{v_{\text{off}}} - 1\right)^{\alpha_{\text{off}}} \cdot f_{\text{off}}(w), \quad 0 < v_{\text{off}} < v \quad (6a)$$

$$\frac{du(t)}{dt} = \begin{cases} 0, & v_{\rm on} < v < v_{\rm off} \end{cases}$$
(6b)

$$\left(k_{\rm on} \cdot \left(\frac{v(t)}{v_{\rm on}} - 1\right)^{\alpha_{\rm on}} \cdot f_{\rm on}(w), \quad v < v_{\rm on} < 0 \quad (6c)$$

where  $k_{\text{off}}$ ,  $k_{\text{on}}$ ,  $\alpha_{\text{off}}$ , and  $\alpha_{\text{on}}$  are constants, and  $v_{\text{on}}$  and  $v_{\text{off}}$  are threshold voltages. Parameter  $k_{\text{off}}$  is a positive number, whereas  $k_{\text{on}}$  is a negative number. Functions  $f_{\text{off}}(w)$  and  $f_{\text{on}}(w)$  represent the dependence of the derivative of the state variable on state variable w. These functions behave as window functions, which constrain the state variable to bounds of  $w \in [w_{\text{on}}, w_{\text{off}}]$ . Nevertheless, different window functions can be used, e.g., the window functions [9], [12]–[14] or perhaps an ideal rectangular window function where the derivative of w is zero when  $w \notin (w_{\text{on}}, w_{\text{off}})$ .

The current–voltage relationship and G(w, v) are not inherently defined in the VTEAM model. A linear dependence of the resistance and the state variable can be achieved, where the current–voltage relationship is

$$i(t) = \left[R_{\rm ON} + \frac{R_{\rm OFF} - R_{\rm ON}}{w_{\rm off} - w_{\rm on}} \cdot (w - w_{\rm on})\right]^{-1} \cdot v(t) \quad (7)$$

where  $w_{on}$  and  $w_{off}$  are the bounds of internal state variable w, and  $R_{ON}$  and  $R_{OFF}$  are the corresponding resistances of the device when the state variable is  $w_{on}$  and  $w_{off}$ , respectively. Alternatively, exponential dependence on the state variable can be assumed, as in [8]. In this case, the current–voltage relationship is

$$i(t) = \frac{e^{-\frac{\lambda}{w_{\text{off}} - w_{\text{on}}} \cdot (w - w_{\text{on}})}}{R_{\text{ON}}} \cdot v(t)$$
(8)

where  $\lambda$  is a fitting parameter, and  $e^{\lambda} = (R_{\text{OFF}}/R_{\text{ON}})$ .

# IV. FITTING VTEAM TO OTHER MEMRISTOR MODELS AND EXPERIMENTAL DATA

The VTEAM model is a general model that can be fit to numerous memristor models and experimental data due to its inherent generality and robustness. Given the current–voltage characteristics of a specific memristor, a set of parameters is chosen to fit the VTEAM model to a reference I-V relationship. To fit the I-V curve, the relative RMS error is minimized using gradient descent [15] and simulated annealing algorithms [16]. The relative RMS error is

$$e_{i,v} = \sqrt{\frac{1}{N} \cdot \left(\frac{\sum_{i=1}^{N} (V_{\text{VTEAM},i} - V_{\text{ref},i})^2}{\bar{V}_{\text{ref}}^2} + \frac{\sum_{i=1}^{N} (I_{\text{VTEAM},i} - I_{\text{ref},i})^2}{\bar{I}_{\text{ref}}^2}\right)}$$
(9)

where N is the number of samples;  $V_{\text{VTEAM},i}$  and  $I_{\text{VTEAM},i}$ are the corresponding *i*th sample of the voltage and current of the VTEAM model, respectively;  $V_{\text{ref},i}$  and  $I_{\text{ref},i}$  are the corresponding *i*th sample of the voltage and current of the reference model, respectively; and  $\bar{V}_{\text{ref}}$  and  $\bar{I}_{\text{ref}}$  are the Euclidean norm of the voltage and current of the reference model, respectively.

The fitting procedure is iterated on  $k_{\text{off}}$  and  $k_{\text{on}}$  to minimize the error function given in (9). To avoid convergence to a local minimum rather than the optimal global fitting, the remaining fitting parameters (i.e.,  $\alpha_{\text{off}}$ ,  $\alpha_{\text{on}}$ ,  $v_{\text{off}}$ ,  $v_{\text{on}}$ ,  $R_{\text{OFF}}$ , and  $R_{\text{ON}}$ ) are manually chosen to exhibit a similarity (a relative RMS error

| Physical device                                     |                              | Pt-Hf-Ti            | Ferroelectric       | Metallic       |
|-----------------------------------------------------|------------------------------|---------------------|---------------------|----------------|
|                                                     |                              | memristor           | memristor           | nanowire       |
|                                                     |                              | [17]                | [18]                | memristor [19] |
| Optimized<br>parameters<br>of the<br>VTEAM<br>model | $\alpha_{off}$               | 1                   | 5                   | 3              |
|                                                     | $\alpha_{on}$                | 3                   | 5                   | 9              |
|                                                     | $v_{off}$ [v]                | 0.5                 | 1.4                 | 0.145          |
|                                                     | $v_{on}$ [v]                 | -0.53               | -5.7                | -0.09          |
|                                                     | $R_{OFF} [\Omega]$           | 2.5·10 <sup>3</sup> | 5·10 <sup>7</sup>   | 34             |
|                                                     | $R_{ON} [\Omega]$            | 100                 | 1.5·10 <sup>5</sup> | 17.3           |
|                                                     | $k_{off}$ [m/s]              | 4.03.10-8           | 10-4                | 5.10-4         |
|                                                     | <i>k</i> <sub>on</sub> [m/s] | -80                 | -30                 | -1.32.10-6     |
|                                                     | w <sub>off</sub> [nm]        | 10                  | 10                  | 10             |
|                                                     | w <sub>on</sub> [nm]         | 0                   | 0                   | 0              |
|                                                     | w <sub>init</sub> [nm]       | 10                  | 0                   | 0              |
|                                                     | i-v                          | linear              | linear              | exponent       |
| <i>e<sub>v,i</sub></i> minimal value achieved       |                              | 1.12%               | 1.48%               | 0.41%          |

TABLE I FITTING CHARACTERISTICS OF THE VTEAM MODEL TO EXPERIMENTAL MEMRISTIVE DEVICES

below 1.5%) to the reference I-V relationship. Furthermore, an ideal window function is used for the VTEAM model during the fitting procedure to bound the state variable, and the current–voltage relationship is chosen to be the original I-Vrelationship of the reference model. Fitting the VTEAM model to experimental data is presented in the following section, followed by fitting and a comparison with other memristor models in Section IV-B.

## A. VTEAM Model Versus Experimental Data

In this section, three physical memristive devices are compared with the VTEAM model, i.e., a Pt–Hf–Ti memristor where the active switching layer has been prepared in the same manner as reported in [17], a ferroelectric memristor [18], and a single-component metallic nanowire memristor [19]. The resulting parameters are listed in Table I, and the graphical results of the I-V relationship are depicted in Fig. 4.

# B. VTEAM Model Versus Previously Proposed Models

Previously proposed memristor models, such as the Yakopcic [20] and boundary condition memristor (BCM) [21] models, also exhibit a threshold voltage. Both models, however, operate according to a different state variable mechanism than the VTEAM model. The VTEAM model increases the resistance while moving state variable w toward boundary  $w_{\text{off}}$ . In the Yakopcic and BCM models, however, increasing the state variable decreases the resistance of the device. Although this difference is only based on a different definition and terminology, to accurately compare these models with the VTEAM model, a modification of the original models is required. The I-Vrelationship of both models is mirrored according to the Vplane and the I plane, i.e., the opposite polarity of the voltage and the current are used, or alternatively in circuit terms, the memristor is connected to the opposite polarity. The fit of the VTEAM model to the Yakopcic, BCM, and TEAM models is listed in Table II. In Fig. 5, a graphical description of the I-Vrelationship is shown.



Fig. 4. VTEAM model fit to experimental results. The VTEAM model is fitted to a (a) Pt–Hf–Ti memristor [17], (b) a ferroelectric memristor [18], and a (c) single-component metallic nanowire memristor [19]. The applied voltages across the devices are shown in the subwindow.

TABLE II FITTING CHARACTERISTICS OF THE VTEAM MODEL TO OTHER MEMRISTOR MODELS

| Memristor model                                     |                                   | Yakopcic [20]         | BCM [21]               | <b>TEAM [9]</b> |
|-----------------------------------------------------|-----------------------------------|-----------------------|------------------------|-----------------|
| Optimized<br>parameters<br>of the<br>VTEAM<br>model | $\alpha_{off}$                    | 3                     | 1                      | 1               |
|                                                     | $\alpha_{on}$                     | 3                     | 1                      | 3               |
|                                                     | $v_{off}$ [v]                     | 0.16                  | 0.15                   | 0.02            |
|                                                     | $v_{on}$ [v]                      | -0.15                 | -3.5                   | -0.2            |
|                                                     | $R_{OFF}$ [ $\Omega$ ]            | 1069.5                | 104                    | 10 <sup>3</sup> |
|                                                     | <i>R</i> <sub><i>ON</i></sub> [Ω] | 387                   | 10 <sup>3</sup>        | 50              |
|                                                     | $k_{off}$ [m/s]                   | 2.49·10 <sup>-6</sup> | 5.46·10 <sup>-10</sup> | 5.10-4          |
|                                                     | <i>k</i> <sub>on</sub> [m/s]      | -2.2·10 <sup>-4</sup> | -7.34·10 <sup>-8</sup> | -10             |
|                                                     | w <sub>off</sub> [nm]             | 10                    | 10                     | 3               |
|                                                     | w <sub>on</sub> [nm]              | 0                     | 0                      | 0               |
|                                                     | w <sub>init</sub> [nm]            | 8.9                   | 7.7778                 | 0               |
|                                                     | i-v                               | linear                | linear                 | linear          |
|                                                     | relationship                      |                       |                        |                 |
| $e_{v,i}$ minimal value achieved                    |                                   | 0.43%                 | 0.09%                  | 0.44%           |



Fig. 5. Comparison of the VTEAM model with previously proposed memristor models. (a) Yakopcic model [20]. (b) BCM model [21]. (c) TEAM model [9].

#### V. CONCLUSION

A memristor model that exhibits a threshold voltage is required to accurately characterize physical behavior and to apply to several memory and logic circuits. In this brief, the VTEAM model has been presented, which is a model that exhibits a threshold voltage. The proposed model has the advantages of the TEAM model (i.e., flexibility, generality, and sufficient accuracy).

A comparison between the VTEAM model and experimental data is provided. The sufficient accuracy of the VTEAM model as compared with the experimental data is achieved by tuning the fitting parameters, demonstrating generality and flexibility. The VTEAM model also exhibits sufficient accuracy while fitting to previously proposed memristor models with a threshold voltage. These models lack the generality of the VTEAM model and cannot be fit to the experimental data.

The VTEAM and TEAM models exhibit a threshold voltage and a threshold current, respectively. Together, these models are applicable to a variety of memristive technologies. These models have been implemented in Verilog-A for SPICE simulations [22], and they can be used to design memristive circuits.

#### ACKNOWLEDGMENT

The authors would like to thank E. Yalon and D. Strachan for sharing experimental data. The authors would also like to thank A. Ascoli and V. Senger for their helpful comments on the optimization procedure.

#### REFERENCES

- L. O. Chua, "Memristor—The missing circuit element," *IEEE Trans. Circuit Theory*, vol. 18, no. 5, pp. 507–519, Sep. 1971.
- [2] L. O. Chua and S. M. Kang, "Memristive devices and systems," Proc. IEEE, vol. 64, no. 2, pp. 209–223, Feb. 1976.
- [3] D. Biolek, Z. Biolek, and V. Biolkova, "Pinched hysteresis loops of ideal memristors, memcapacitors, and meminductors must be 'Self-Crossing'," *Electron. Lett.*, vol. 47, no. 25, pp. 1385–1387, Dec. 2011.
- [4] L. O. Chua, "Resistance switching memories are memristors," *Appl. Phys. A: Mater. Sci. Process.*, vol. 102, no. 4, pp. 765–783, Mar. 2011.
- [5] F. Z. Wang, "A triangular periodic table of elementary circuit elements," *IEEE Trans. Circuits Syst. I: Reg. Papers*, vol. 60, no. 3, pp. 616–623, Mar. 2013.
- [6] D. B. Strukov, G. S. Snider, D. R. Stewart, and R. S. Williams, "The missing memristor found," *Nature*, vol. 453, no. 7191, pp. 80–83, May 2008.
- [7] E. Lehtonen and M. Laiho, "CNN using memristors for neighborhood connections," in *Proc. Int. Workshop Cellular Nanoscale Netw. Appl.*, Feb. 2010, pp. 1–4.
- [8] M. D. Pickett *et al.*, "Switching dynamics in titanium dioxide memristive devices," *J. Appl. Phys.*, vol. 106, no. 7, pp. 1–6, Oct. 2009.
- [9] S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser, "TEAM: ThrEshold adaptive memristor model," *IEEE Trans. Circuits Syst. I: Reg. Papers*, vol. 60, no. 1, pp. 211–221, Jan. 2013.
- [10] Y. Cassuto, S. Kvatinsky, and E. Yaakobi, "Information-theoretic sneakpath mitigation in memristor crossbar arrays," *IEEE Trans. Inf. Theory*, in review.
- [11] S. Kvatinsky et al., "MAGIC—Memristor aided LoGIC," IEEE Trans. Circuits Syst. II: Exp. Briefs, vol. 61, no. 11, pp. 1–5, Nov. 2014.
- [12] T. Prodromakis, B. P. Peh, C. Papavassiliou, and C. Toumazou, "A versatile memristor model with non-linear dopant kinetics," *IEEE Trans. Electron Devices*, vol. 58, no. 9, pp. 3099–3105, Sep. 2011.
- [13] Y. N. Joglekar and S. J. Wolf, "The elusive memristor: Properties of basic electrical circuits," *Eur. J. Phys.*, vol. 30, no. 4, pp. 661–675, Jul. 2009.
- [14] Z. Biolek, D. Biolek, and V. Biolkova, "SPICE model of memristor with nonlinear dopant drift," *Radioengineering*, vol. 18, no. 2, Part 2, pp. 210–214, Jun. 2009.
- [15] J. Snyman, Practical Mathematical Optimization: an Introduction to Basic Optimization Theory and Classical and New Gradient-Based Algorithms. New York, NY, USA: Springer-Verlag, 2005, vol. 97.
- [16] S. P. Brooks and B. J. T. Morgan, "Optimization using simulated annealing," *Statistician*, vol. 44, no. 2, pp. 241–257, 1995.
- [17] E. Yalon *et al.*, "Resistive switching in probed by a metal-insulatorsemiconductor bipolar transistor," *Electron Device Lett.*, vol. 33, no. 1, pp. 11–13, Jan. 2012.
- [18] A. Chanthbouala *et al.*, "A ferroelectric memristor," *Nat. Mater.*, vol. 11, no. 10, pp. 860–864, Oct. 2010.
- [19] S. L. Johnson, A. Sundararajan, D. P. Hunley, and D. R. Strachan, "Memristive switching of single-component metallic nanowires," *Nanotechnol*ogy, vol. 21, no. 12, Mar. 2010, Art. ID. 125204.
- [20] C. Yakopcic et al., "A memristor device model," IEEE Electron Device Lett., vol. 32, no. 10, pp. 1436–1438, Oct. 2011.
- [21] F. Corinto and A. Ascoli, "A boundary condition-based approach to the modeling of memristor nanostructures," *IEEE Trans. Circuits Syst. I: Reg. Papers*, vol. 59, no. 11, pp. 2713–2726, Nov. 2012.
- [22] [Online]. Available: http://webee.technion.ac.il/people/skva/memristor. htm
- [23] D. Liu *et al.*, "Analog memristors based on thickening/thinning of Ag nanofilaments in amorphous manganite thin films," *ACS Appl. Mater. Interfaces*, vol. 5, no. 21, pp. 11258–11264, Oct. 2013.
- [24] S. Kvatinsky *et al.* "Memristor-based material implication (IMPLY) logic: Design principles and methodologies," *IEEE Trans. VLSI*, vol. 22, no. 10, pp. 2054–2066, Oct. 2014.